DocumentCode :
2572713
Title :
CTL based DFT solution to accelerate design to test development for system on chip devices
Author :
Talluto, Salvatore
fYear :
2003
fDate :
19-21 Nov. 2003
Firstpage :
43
Abstract :
In this presentation, we will explain how CTL has been designed as a very rich and powerful language that can be leveraged in a DFT solution. While CTL has been designed with the primary focus of communicating information between the core providers and the SoC test integrators, it is showing very useful as a communication mechanism form the EDA world to the ATE. CTL does not only support cores tested with the standard scan approach; IP blocks with embedded logic BIST and memories can also be described in CTL. An EDA DFT solution based on CTL enables full automation of scan and BIST at the core level and test integration at the SoC level.
Keywords :
design for testability; electronic design automation; integrated circuit testing; system-on-chip; ATE; CTL; DFT solution; EDA; IP blocks; SoC test integrators; communication mechanism; core providers; core test language; design for test; embedded logic BIST; standard scan; system on chip devices; test development; test integration; Automatic testing; Built-in self-test; Design for testability; Design methodology; Electronic design automation and methodology; Life estimation; Logic testing; Process design; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2003. Proceedings. International Symposium on
Print_ISBN :
0-7803-8160-2
Type :
conf
DOI :
10.1109/ISSOC.2003.1267713
Filename :
1267713
Link To Document :
بازگشت