DocumentCode :
2572821
Title :
Highly scalable network on chip for reconfigurable systems
Author :
Bartic, T.A. ; Mignolet, J.-Y. ; Nollet, V. ; Marescaux, T. ; Verkest, D. ; Vernalde, S. ; Lauwereins, R.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2003
fDate :
19-21 Nov. 2003
Firstpage :
79
Lastpage :
82
Abstract :
An efficient methodology for building the billion-transistors systems on chip of tomorrow is a necessity. Networks on chip promise to be the solution for the numerous technological, economical and productivity problems. We believe that different types of networks are required for each application domains. Our approach therefore is to have a very flexible network design, highly scalable, that allows to easily accommodate the various needs. This paper presents the design of our network on chip, which is part of the platform we are developing for reconfigurable systems. The present design allows us to instantiate arbitrary network topologies, has a low latency and high throughput.
Keywords :
network topology; programmable circuits; reconfigurable architectures; system-on-chip; arbitrary network topologies; billion-transistors systems on chip; flexible network design; high throughput design; low latency design; reconfigurable systems; scalable network on chip; Communication standards; Costs; Hardware; Multimedia databases; Network topology; Network-on-a-chip; Productivity; Routing; System-on-a-chip; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2003. Proceedings. International Symposium on
Print_ISBN :
0-7803-8160-2
Type :
conf
DOI :
10.1109/ISSOC.2003.1267722
Filename :
1267722
Link To Document :
بازگشت