DocumentCode :
2573079
Title :
Lookback BiST for RF front-ends in digital transceivers
Author :
Browski, Jerzy D.
Author_Institution :
Linkoping Univ., Sweden
fYear :
2003
fDate :
19-21 Nov. 2003
Firstpage :
143
Lastpage :
146
Abstract :
This paper addresses a built-in self-test (BiST) for ICs digital transceivers. The focus is on testing the RF front-end while taking advantage of the on-chip DSP resources and DA-, and AD converters. The loopback architecture is used to preserve the sensitive RF blocks from extra noise and external disturbances. The test aims at spot defects typical of RF CMOS ICs, where those faults are deemed the main yield limiter in mass production. The fault model is discussed at three levels of design abstraction: layout, circuit and functional block. The BiST model is verified at the circuit and functional level. As a demonstrator a GSM transceiver model with loopback BiST is presented that provides a promising result.
Keywords :
built-in self test; integrated circuit testing; radiofrequency integrated circuits; transceivers; AD-converters; BiST model; CMOS; DA-converter; GSM transceiver model; IC; RF front-ends; built-in self-test; circuit block; circuit level; digital transceivers; fault model; functional block; layout block; lookback BiST; loopback architecture; on-chip DSP resources; sensitive RF blocks; spot defects; Built-in self-test; Circuit faults; Circuit noise; Circuit testing; Digital signal processing; GSM; Mass production; Radio frequency; Semiconductor device modeling; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2003. Proceedings. International Symposium on
Print_ISBN :
0-7803-8160-2
Type :
conf
DOI :
10.1109/ISSOC.2003.1267738
Filename :
1267738
Link To Document :
بازگشت