Title :
1 MHz sinusoidal gate driver for Class DE inverter operating with variable load and frequency
Author :
Grzesik, Boguslaw ; Kaczmarczyk, Z. ; Kasprzak, Marcin
Author_Institution :
Inst. of Theor. & Ind. Electrotech., Silesian Tech. Univ., Gliwice, Poland
Abstract :
The subject of this paper is the refinement of a sinusoidal gate driver (SGD). This driver is devoted to the Class DE inverter as the driver of MOSFETs. The load of the inverter has variable parameters. In order to ensure the optimum mode of operation of the Class DE inverter, its switching frequency and relevant commutation angle are automatically adjusted as the load parameters change. The SGD driver is based on the Class D inverter. The driver and the inverter operate in a frequency range of 1 MHz. The PLL system, together with a relevant delay and a properly shaped amplitude-frequency characteristic of the driver´s output voltage, maintain the optimum mode of the Class DE inverter. The SGD driver has been built and tested. This paper contains a short description of the Class DE inverter and the optimum conditions for its operation. Next, the concept behind the operation of the driver is presented. Then, technical data for the laboratory driver and the Class DE inverter are described. An example of measured waveforms and a photograph of the laboratory system are presented. Finally, the design considerations are given
Keywords :
commutation; driver circuits; invertors; power MOSFET; switching circuits; 1 MHz; Class DE inverter; MOSFET driver; PLL system; amplitude-frequency characteristic; commutation angle; load parameters; output voltage; sinusoidal gate driver; switching frequency; variable frequency operation; variable load operation; Delay; Inverters; Laboratories; MOSFETs; Phase locked loops; Refining; Switching frequency; Temperature; Testing; Voltage;
Conference_Titel :
Power Electronics Specialists Conference, 2000. PESC 00. 2000 IEEE 31st Annual
Conference_Location :
Galway
Print_ISBN :
0-7803-5692-6
DOI :
10.1109/PESC.2000.879920