DocumentCode :
2580851
Title :
Hierarchical built-in self-test for system-on-chip design
Author :
Chen, Howard H.
Author_Institution :
IBM Res. Div. Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2005
fDate :
15-16 Aug. 2005
Abstract :
This paper describes a hierarchical built-in self-test (BIST) method for testing an integrated system chip with a global BIST controller, multiple local BIST circuits for each macro, and data/control paths to perform the system-on-chip (SoC) test operations. The global BIST controller is composed of programmable devices for storing the test patterns and programming the test commands, a state machine for executing the test sequence for each macro in an orderly manner, a dynamic random access memory (DRAM) for collecting the feedback data from the local BIST circuits, and a built-in processor for conducting intra-macro and inter-macro testing via programs from an external tester. A test algorithm is also developed for SoC design to perform self-testing and set stopping criteria in a hierarchical and parallel manner to increase fault coverage and reduce testing time.
Keywords :
DRAM chips; built-in self test; integrated circuit testing; logic testing; system-on-chip; built-in self-test; dynamic random access memory; global BIST controller; integrated system chip; intermacro testing; intramacro testing; local BIST circuits; programmable devices; state machine; system-on-chip design; Automatic testing; Built-in self-test; Circuit testing; Control systems; DRAM chips; Dynamic programming; Performance evaluation; Random access memory; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Information Technology Conference, 2005.
Print_ISBN :
0-7803-9328-7
Type :
conf
DOI :
10.1109/EITC.2005.1544352
Filename :
1544352
Link To Document :
بازگشت