Title :
Multi-gigabit serial link transmitter - off-chip and on-chip
Author :
Jou, Shyh-Jye ; Lin, Chih-Hsien ; Chen, Chih-Ning ; Wang, You-Jiun ; Hsiao, Ju-Yuan
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Multi-Gbps serial link transmitter for both off-chip and on-chip transmission are presented. For off-chip transmission, a new pre-emphasis design methodology and circuits for a 4/2 PAM transmitter over cable are proposed. A test chip of transmitter with pre-emphasis, PLL circuit and on-chip termination resistors is implemented using tsmc 0.18 um CMOS process. The measurement results of 10/5 Gbps (4/2 PAM) are carried out over 5 meter (m) long cable and is in agreement with our analysis and simulation results. For on-chip transmission, SerDes based serial link architecture is used in on-chip application. Using tsmc 0.13 um CMOS process, the operation speed and power consumption are 5 Gbps and 3.2 mW respectively with the interconnect area is half of parallel architecture.
Keywords :
CMOS logic circuits; phase locked loops; pulse amplitude modulation; transmitters; 0.13 micron; 0.18 micron; 3.2 mW; 4/2 PAM transmitter; 5 GByte/s; CMOS; PLL circuit; SerDes based serial link architecture; multigigabit serial link off-chip transmitter; multigigabit serial link on-chip transmitter; on-chip termination resistors; parallel architecture; test chip; Analytical models; CMOS process; Circuit simulation; Circuit testing; Design methodology; Energy consumption; Phase locked loops; Resistors; Semiconductor device measurement; Transmitters;
Conference_Titel :
Emerging Information Technology Conference, 2005.
Print_ISBN :
0-7803-9328-7
DOI :
10.1109/EITC.2005.1544368