Title :
Ferroelectric nonvolatile memory technology: applications and integration challenges
Author :
Zurcher, Peter ; Jones, R.E., Jr. ; Chu, P. ; Taylor, D.J. ; White, B.E., Jr. ; Zafar, S. ; Jiang, B. ; Lii, Y.T. ; Gillespie, S.J.
Author_Institution :
Mater. Res. & Strategic Technol., Motorola Inc., Austin, TX, USA
Abstract :
Summary form only given. We discuss different integration approaches, their challenges, and problems specific to the integration of ferroelectric materials into Si-CMOS. The focus is on our ongoing integration efforts using a 1 K test vehicle with 2T/2C memory architectures in single level poly and single level metal with a 0.8 μm front-end and a 1.2 μm back-end. The ferroelectric capacitor module comprises Pt electrodes and a layered perovskite SrBi2Ta2O9 (SBT) dielectric. The capacitor module is integrated between the CMOS front-end and the metal back-end. This approach dictates processing temperatures below 900°C during the ferroelectric module processing and below 450°C after the metal deposition. Oxide ceramics like SET or PZT are easily damaged in plasma processes. Examples of such process damage and recovery by oxygen anneals are discussed. Progress in patterning capacitor materials is described. Finally, the post-metal anneal dilemma of not being able to perform hydrogen (i.e. forming gas) anneals for transistor recovery is discussed. Ferroelectric capacitor properties and transistor characteristics after integration are shown
Keywords :
CMOS memory circuits; annealing; ferroelectric capacitors; ferroelectric storage; integrated circuit technology; memory architecture; 0.8 mum; 1.2 mum; 2T/2C memory architectures; 450 C; 900 C; O2 annealing recovery; PZT; PbZrO3TiO3; Pt; Pt electrodes; Si; Si-CMOS; SrBi2Ta2O9; capacitor material patterning; ferroelectric capacitor module; ferroelectric capacitor properties; ferroelectric nonvolatile memory technology; integration challenges; layered perovskite SBT dielectric; plasma process damage; processing temperatures; single level metal; single level poly; transistor recovery; Annealing; Capacitors; Dielectrics; Electrodes; Ferroelectric materials; Memory architecture; Nonvolatile memory; Plasma temperature; Testing; Vehicles;
Conference_Titel :
Nonvolatile Memory Technology Conference, 1996., Sixth Biennial IEEE International
Conference_Location :
Albuquerque, NM
Print_ISBN :
0-7803-3510-4
DOI :
10.1109/NVMT.1996.534687