DocumentCode :
2581452
Title :
Hipar-DSP-a scalable family of high performance DSP-cores
Author :
Wittenburg, Jens Peter ; Hinrichs, Willm ; Lieske, Hanno ; Kloos, Helge ; Friebe, Lars ; Pirsch, Peter
Author_Institution :
Lab. fur Informationstech., Hannover Univ., Germany
fYear :
2000
fDate :
2000
Firstpage :
92
Lastpage :
96
Abstract :
With the HiPAR-DSP family we present a scalable series of high performance fixed point DSPs. The HiPAR-DSP family features up to 16 SIMD controlled datapaths, where each datapath consists of a VLIW controlled set of arithmetic units (16 bit multiply and accumulate, 32 bit ALU and 32 bit shift and round). A shared on-chip memory with specially adapted parallel access is used for communication between the datapaths. The number of datapaths can easily be scaled to adapt the architecture to requirements in terms of processing power and silicon area. A flexible DMA control unit allows easy interfacing for systems on a chip. The maximum configuration of the presented DSP family can sustain a processing power of more than 3 GOPS for actual applications
Keywords :
digital signal processing chips; fixed point arithmetic; instruction sets; parallel architectures; 16 bit; 32 bit; Hipar-DSP; SIMD controlled datapaths; VLIW controlled set; arithmetic units; fixed point DSPs; flexible DMA control unit; high performance DSP-cores; processing power; scalable family; shared on-chip memory; Computer architecture; Control systems; Digital signal processing; Modems; Motion estimation; Parallel processing; Pipeline processing; Prototypes; Signal processing algorithms; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
Type :
conf
DOI :
10.1109/ASIC.2000.880682
Filename :
880682
Link To Document :
بازگشت