DocumentCode :
2581627
Title :
System-level modelling and implementation technique for run-time reconfigurable systems
Author :
Rissa, Tero ; Vasilko, Milan ; Niittylahti, Jarkko
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
fYear :
2002
fDate :
2002
Firstpage :
295
Lastpage :
296
Abstract :
This paper presents a system-level approach for modelling and implementing hardware-software systems, which contain Run-Time Reconfigurable (RTR) hardware. The developed technique provides management and scheduling of RTR tasks from system-level simulations to synthesizable VHDL descriptions. The developed technique was implemented using OCAPI-xl - a system-level modelling and implementation tool based on C + + libraries. The proposed approach allows designers to explore the tradeoffs between implementation of system partitions in software, static hardware, and RTR hardware. After the system has been partitioned, an OCAPI-xl-based design flow can be utilized for implementation of all the system components.
Keywords :
hardware-software codesign; reconfigurable architectures; software tools; systems analysis; C++ libraries; OCAPI-xl; VHDL descriptions; implementation; reconfigurable processing; run-time reconfigurable hardware; system-level design environment; system-level modelling; system-level simulations; Application specific integrated circuits; Computational modeling; Computer architecture; Costs; Design engineering; Energy consumption; Hardware design languages; Libraries; Programming; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2002. Proceedings. 10th Annual IEEE Symposium on
Print_ISBN :
0-7695-1801-X
Type :
conf
DOI :
10.1109/FPGA.2002.1106690
Filename :
1106690
Link To Document :
بازگشت