DocumentCode :
2581863
Title :
Digit-serial fixed coefficient complex number multiplier-accumulator on FPGAs
Author :
Sansaloni, Trini ; Valls, Javier ; Parhi, Keshab K.
Author_Institution :
Dept. Ing. Electron., Univ. Politecnica de Valencia, Spain
fYear :
2000
fDate :
2000
Firstpage :
236
Lastpage :
240
Abstract :
In this paper we consider the design of a digit-serial multiplier for the implementation of a complex number multiplier-accumulator (CMAC) on FPGAs. In this case, fixed coefficient multipliers and pipelined at LUT-level structures have been considered. Partial products generators based on look-up tables and multibit Booth recoding are used to reduce the area and increase the performance of the circuit. The efficient mapping of the 5 bit Booth recoding to generate the partial products is presented as the optimum multibit recoding when Xilinx FPGA devices are used
Keywords :
field programmable gate arrays; multiplying circuits; pipeline arithmetic; table lookup; FPGA implementation; LUT-level structures; Xilinx FPGA devices; complex number multiplier-accumulator; digit-serial multiplier-accumulator; fixed coefficient MAC; fixed coefficient multipliers; lookup tables; multibit Booth recoding; partial products generator; pipelining; Adders; Circuits; Costs; Digital signal processing; Electronics packaging; Field programmable gate arrays; Hardware; IIR filters; Programmable logic devices; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
Type :
conf
DOI :
10.1109/ASIC.2000.880708
Filename :
880708
Link To Document :
بازگشت