Title :
Design of delay-insensitive three dimension pipeline array multiplier for image processing
Author :
Taubin, Alexander ; Fant, Karl ; McCardle, John
Abstract :
This paper presents a novel delay-insensitive three dimension pipeline array multiplier. The organization combines deep (gate-level) pipelining of Manchester adders with a two dimensional cross-pipeline mesh for multiplicand and multiplier propagation and partial product bits calculation. Fine grain pipelining with elimination of broadcasting and completion trees leads to high-throughput without use of dynamic logic that leaves the door open for further improvement of performance.
Keywords :
adders; digital signal processing chips; image processing; logic design; multiplying circuits; pipeline arithmetic; 2D cross-pipeline mesh; Manchester adders; broadcasting trees; completion trees; deep gate-level pipelining; delay-insensitive 3D pipeline array multiplier design; fine grain pipelining; high throughput; image processing; multiplicand propagation; multiplier propagation; partial product bit calculation; Circuits; Delay; Image processing; Logic arrays; Logic design; Pipeline processing; Signal design; Synchronization; Timing; Wire;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
Print_ISBN :
0-7695-1700-5
DOI :
10.1109/ICCD.2002.1106755