DocumentCode :
2582381
Title :
Digital ground bounce reduction by phase modulation of the clock
Author :
Badaroglu, Mustafa ; Wambacq, Piet ; Van der Plas, Geert ; Donnay, Stéphane ; Gielen, Georges ; De Man, Hugo
Volume :
1
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
88
Abstract :
The digital switching noise that propagates through the chip substrate to the analogue circuitry on the same chip is a major limitation for mixed-signal SoC integration. In synchronous digital systems, digital circuits switch simultaneously on the clock edge, hereby generating a large ground bounce. In order to reduce the spectral peaks in the ground bounce spectrum, we combine the two techniques: (1) phase modulation of the clock; and (2) introducing intended clock skews to spread the switching activities. Experimental results show around 16 dB reductions in the spectral peaks of the noise spectrum when these two techniques are combined. These two techniques are believed to be good candidates for the development of methodologies for digital low-noise design techniques in future CMOS technologies.
Keywords :
clocks; digital circuits; integrated circuit noise; mixed analogue-digital integrated circuits; phase modulation; CMOS technologies; analogue circuitry; chip substrate; clock skews; digital circuits; digital ground bounce reduction; digital low-noise design; digital switching noise; ground bounce spectrum; mixed-signal SoC integration; noise spectrum; phase modulation; spectral peaks; switching activities; synchronous digital systems; CMOS technology; Circuit noise; Clocks; Digital circuits; Digital systems; Noise reduction; Phase modulation; Switches; Switching circuits; Synchronous generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268832
Filename :
1268832
Link To Document :
بازگشت