Title :
Data Cache design considerations for the Itanium® 2 Processor
Author :
Lyon, Terry ; Delano, Eric ; McNairy, Cameron ; Mulla, Dean
Author_Institution :
Hewlett-Packard Co., Fort Collins, CO, USA
Abstract :
The second member in the Itanium Processor Family, the Itanium 2 processor, was designed to meet the challenge for high performance in today´s technical and commercial server applications. The Itanium 2 processor´s data cache microarchitecture provides abundant memory resources, low memory latencies and cache organizations tuned to for a variety of applications. The data cache design provides four memory ports to support the many performance optimizations available in the EPIC (Explicitly Parallel Instruction Computing) design concepts, such as predication, speculation and explicit prefetching. The three-level cache hierarchy provides a 16KB 1-cycle first level cache to support the moderate bandwidths needed by integer applications. The second level cache is 256KB with a relatively low latency and FP balanced bandwidth to support technical applications. The onchip third level cache is 3MB and is designed to provide the low latency and the large size needed by commercial and technical applications.
Keywords :
cache storage; memory architecture; parallel architectures; parallel machines; performance evaluation; EPIC; Explicitly Parallel Instruction Computing; Itanium 2 processor; cache hierarchy; cache organizations; data cache; data cache microarchitecture; memory latencies; memory resources; microarchitectures; performance optimizations; Bandwidth; Computer aided instruction; Concurrent computing; Delay; Instruction sets; Microarchitecture; Optimization; Out of order; Prefetching; Process design;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
Print_ISBN :
0-7695-1700-5
DOI :
10.1109/ICCD.2002.1106794