Title :
On the effect of stuck-at faults on delay-insensitive nanoscale circuits
Author :
Di, J. ; Lala, P.K. ; Vasudevan, D.
Author_Institution :
Dept. of Comput. Sci. & Comput. Eng., Arkansas Univ., Fayetteville, AR, USA
Abstract :
Nanocomputing system design has been attracting attention in recent years. Regular structure and reliable timing control are the two requirements to implement nanoscale circuits. A cellular array has highly regular structure. The cells are adjacent to each other and are able to process signals based on simple transition rules. In delay-insensitive circuits the delay on a signal path does not affect circuit behavior. The combination of delay-insensitive circuits and cellular arrays make it feasible to implement silicon-based nanoscale circuits. However, little work has been done on the test of such circuits. This paper provides a complete analysis of the effect of stuck-at faults in delay-insensitive circuits on cellular arrays.
Keywords :
cellular arrays; elemental semiconductors; fault diagnosis; logic testing; nanoelectronics; silicon; Si; cellular arrays; delay-insensitive nanoscale circuits; silicon based nanoscale circuits; stuck-at faults effect; Circuit faults; Circuit testing; Circuits and systems; Clocks; Delay effects; Encoding; Logic arrays; Logic circuits; Rails; Routing;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2005. DFT 2005. 20th IEEE International Symposium on
Print_ISBN :
0-7695-2464-8
DOI :
10.1109/DFTVS.2005.51