DocumentCode :
2584989
Title :
Combined Virtual Prototyping and Reliability Testing Based Design Rules for Stacked Die System in Packages
Author :
van Driel, W.D. ; Real, R.A. ; Yang, D.G. ; Zhang, G.Q. ; Pasion, J.
Author_Institution :
NXP Semicond., Nijmegen
fYear :
2007
fDate :
16-18 April 2007
Firstpage :
1
Lastpage :
5
Abstract :
Since the last 2-4 years, the focus in microelectronics is gradually changing from front-end to packaging. More added values are put into packages, where System in Packages (SiP) is an answer for the ongoing function integration trend. In SiP several dies are placed into one package, either side-by-side or on top of each other. The miniaturization trend more or less forbids placing dies side-by-side, since it will make the package larger. Several stacking die concepts exist, in this paper we have investigated two different ones: silicon spacer versus ball spacer. In the silicon-spacer concept, a thin piece of silicon is used to separate the actives dies in the stack. In the glue-spacer concept this is accomplished with a filler- filled die-attach. Virtual prototyping techniques are used to explore the stress/strain hotspots for different package types, being QFN, BGA, QFP, and LQFP using both stacking concepts. It is found that the QFN package type has the highest stress levels compared to BGA and QFP. Optimization techniques are used to explore the design space of the worst-case package type. For example, it is found that the spacer thickness should be equal or thinner than the die stacked on top of it to prevent the occurrence of die crack. Standard qualification experiments on specific worst-case design will be conducted in future to verify the calculated responses. By combining virtual prototyping techniques with smartly chosen reliability tests allows that possible failure mechanisms within stacked die SiP packages to be better understood and thus prevented.
Keywords :
failure (mechanical); integrated circuit reliability; integrated circuit testing; optimisation; silicon; system-in-package; virtual prototyping; BGA package; LQFP package; QFN package; QFP package; ball spacer; failure mechanisms; microelectronics; optimization techniques; reliability testing; silicon spacer; stacked die system; stress levels; system in packages; virtual prototyping; Capacitive sensors; Design optimization; Electronics packaging; Microelectronics; Silicon; Space exploration; Stacking; Stress; System testing; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation Experiments in Microelectronics and Micro-Systems, 2007. EuroSime 2007. International Conference on
Conference_Location :
London
Print_ISBN :
1-4244-1105-X
Electronic_ISBN :
1-4244-1106-8
Type :
conf
DOI :
10.1109/ESIME.2007.359931
Filename :
4201128
Link To Document :
بازگشت