Title :
Gold Wire Bonding Induced Peeling in Cu/Low-k Interconnects: 3D Simulation and Correlations
Author :
Fiori, Vincent ; Beng, Lau Teck ; Downey, S. ; Gallois-Garreignot, Sebastien ; Orain, Stephane
Author_Institution :
STMicroelectronics, Crolles
Abstract :
Amongst solutions to connect the die to the package, thermosonic wire bonding process remains widely used. However, the introduction of low-k dielectric materials, and the feature size decrease of IC chips to follow Moore´s law, pose great integration challenge. This paper aims to demonstrate the compliance of the proposed modeling approach with the aids of experimental validations. 3D multi scale simulation of both bonding process and wire pull test is carried out. Using a previously validated homogenization procedure to include pad structure description even at the global scale, stress fields acting in both the gold wire and the copper/low-k stack have been evaluated and discussed. The modeling strategy also includes an in-house developed energy based analysis. For the experimental part, a wide range of wire bond trials have been performed in order to qualify the 65-nm technology node. On behalf of that, the effect of the bonding conditions has been studied. More precisely, it was found that the peeling failure rates are significantly dependant on the used wire types and their respective bonding parameters. In this paper, some numerical parameters are firstly discussed and the most suitable modeling strategy is proposed. Hence, typical results are presented, and the comparison of the peeling hazard induced by distinct bonding conditions is carried out. Simulations are then faced to experimental results and a good agreement is found. In addition to that, the complementary nature of the energy based failure criteria is highlighted through a clearer determination of the forecasted location of the failed interface in the IC stack. Finally, the simulation procedure with confirmed experimental results demonstrates its ability in design and process optimizations by providing a better understanding of pad peeling failure mechanisms.
Keywords :
copper; electronics packaging; failure analysis; integrated circuit interconnections; lead bonding; low-k dielectric thin films; semiconductor process modelling; 3D multiscale simulation; Cu; IC chips; copper-low-k interconnects; electronics packaging; gold wire bonding; low-k dielectric materials; pad peeling failure mechanisms; size 65 nm; thermosonic wire bonding process; Bonding processes; Copper; Dielectric materials; Gold; Hazards; Moore´s Law; Packaging; Stress; Testing; Wire;
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation Experiments in Microelectronics and Micro-Systems, 2007. EuroSime 2007. International Conference on
Conference_Location :
London
Print_ISBN :
1-4244-1105-X
Electronic_ISBN :
1-4244-1106-8
DOI :
10.1109/ESIME.2007.359947