DocumentCode :
258595
Title :
A highly efficient reconfigurable architecture of inverse transform for multiple video standards
Author :
Zhuo Li ; Gahan, Richard ; O´Friel, Pat
Author_Institution :
Dept. of Electron. Eng., Inst. of Technol. Tallaght, Dublin, Ireland
fYear :
2013
fDate :
26-27 June 2013
Firstpage :
233
Lastpage :
238
Abstract :
This paper presents a flexible and reconfigurable inverse transform architecture supporting combined MPEG-2, H.264 and HEVC video decoding standards. The proposed architecture uses an 8-point parallel and pipelined process for the implementation of 1-D IDCT/IDST algorithms, supports processing of flexible image block sizes including 2×2, 4×4, 8×8, 16×16 and 32×32. This design has been captured using HDL and synthesised using Xilinx Virtex-7 FPGA technology. Results show that the combined architecture can support the IDCT/IDST of MPEG-2, H.264 and HEVC with approximately a 57% reduction in area compared to the combined area of separate coder designs.
Keywords :
field programmable gate arrays; hardware description languages; inverse transforms; pipeline processing; video coding; 1D IDCT-IDST algorithms; 8-point parallel process; H.264; HDL; HEVC video decoding; MPEG-2; Xilinx Virtex-7 FPGA; flexible image block sizes; flexible inverse transform architecture; multiple video standards; pipelined process; reconfigurable inverse transform architecture; HEVC; Inverse Transform; Multiple Video Coding; Reconfigurable Architecture;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Irish Signals & Systems Conference 2014 and 2014 China-Ireland International Conference on Information and Communications Technologies (ISSC 2014/CIICT 2014). 25th IET
Conference_Location :
Limerick
Type :
conf
DOI :
10.1049/cp.2014.0691
Filename :
6912762
Link To Document :
بازگشت