DocumentCode :
258604
Title :
The FPGA implementation of an image registration algorithm using binary images
Author :
An Hung Nguyen ; Pickering, Mark ; Lambert, Andrew
Author_Institution :
Sch. of Eng. & Inf. Technol., Univ. of New South Wales, Canberra, ACT, Australia
fYear :
2014
fDate :
8-10 Dec. 2014
Firstpage :
1
Lastpage :
4
Abstract :
The FPGA implementation of image registration algorithms is a challenging problem due to the limited resources of the hardware and the requirement for real-time processing speeds. Image registration approaches using low bit-resolution images are more feasible for implementation on FPGAs than those using full resolution images because of the significant reduction in hardware resources required. The real-time processing requirement can also be satisfied with the use of simple logic operations such as AND, XOR and NOT instead of more complex computations such as additions and multiplications. This paper presents the implementation of an image registration algorithm on two FPGAs from the SPARTAN-3E family for the case of translational motion.
Keywords :
field programmable gate arrays; image registration; image resolution; FPGA implementation; SPARTAN-3E family; binary images; full resolution images; image registration algorithms; low bit-resolution images; real-time processing speeds; simple logic operations; Adaptive optics; Field programmable gate arrays; Image registration; Optical imaging; Optical sensors; Standards; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ReConFigurable Computing and FPGAs (ReConFig), 2014 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-5943-3
Type :
conf
DOI :
10.1109/ReConFig.2014.7032559
Filename :
7032559
Link To Document :
بازگشت