Title :
Resource sharing and pipelining in coarse-grained reconfigurable architecture for domain-specific optimization
Author :
Kim, Yoonjin ; Kiemb, Mary ; Park, Chulsoo ; Jung, Jinyong ; Choi, Kiyoung
Author_Institution :
Design Autom. Lab., Seoul Nat. Univ., South Korea
Abstract :
Coarse-grained reconfigurable architectures aim to achieve goals of both high performance and flexibility. However, existing reconfigurable array architectures require many resources without considering the specific application domain. Functional resources that take long latency and/or large area can be pipelined and/or shared among the processing elements. Therefore, the hardware cost and the delay can be effectively reduced without any performance degradation for some application domains. We suggest such a reconfigurable array architecture template and a design space exploration flow for domain-specific optimization. Experimental results show that our approach is much more efficient, in both performance and area, compared to existing reconfigurable architectures.
Keywords :
circuit optimisation; delays; embedded systems; field programmable gate arrays; integrated circuit design; logic design; pipeline processing; reconfigurable architectures; resource allocation; Xilinx Virtex II FPGA; coarse-grained reconfigurable architecture; design space exploration flow; domain-specific optimization; embedded systems; interconnection fabrics; latency; loop pipelining execution; pipelining; reconfigurable array architectures; resource sharing; specialized processing elements; Cost function; Design automation; Design optimization; Embedded system; Hardware; Laboratories; Pipeline processing; Reconfigurable architectures; Resource management; Space exploration;
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
Print_ISBN :
0-7695-2288-2
DOI :
10.1109/DATE.2005.260