Title :
A study of the speedups and competitiveness of FPGA soft processor cores using dynamic hardware/software partitioning
Author :
Lysecky, Roman ; Vahid, Frank
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., Riverside, CA, USA
Abstract :
Field programmable gate arrays (FPGAs) provide designers with the ability to create hardware circuits quickly. Increases in FPGA configurable logic capacity and decreasing FPGA costs have enabled designers to incorporate FPGAs more readily in their designs. FPGA vendors have begun providing configurable soft processor cores that can be synthesized onto their FPGA products. While FPGAs with soft processor cores provide designers with increased flexibility, such processors typically have degraded performance and energy consumption compared to hard-core processors. Previously, we proposed warp processing, a technique capable of optimizing a software application by dynamically and transparently re-implementing critical software kernels as custom circuits in on-chip configurable logic. We now study the potential of a MicroBlaze soft-core based warp processing system to eliminate the performance and energy overhead of a soft-core processor compared to a hard-core processor. We demonstrate that the soft-core based warp processor achieves average speedups of 5.8 and energy reductions of 57% compared to the soft core alone. Our data shows that a soft-core based warp processor yields performance and energy consumption competitive with existing hard-core processors, thus expanding the usefulness of soft processor cores on FPGAs to a broader range of applications.
Keywords :
field programmable gate arrays; hardware-software codesign; power consumption; FPGA soft processor cores; competitiveness; configurable logic capacity; configurable soft processor cores; dynamic hardware/software partitioning; energy consumption; field programmable gate arrays; hard-core processors; hardware circuits; on-chip configurable logic; soft-core processor; software kernels; speedup; warp processing; Application software; Circuit synthesis; Costs; Degradation; Energy consumption; Field programmable gate arrays; Hardware; Logic design; Process design; Programmable logic arrays; FPGA; Hardware/software partitioning; MicroBlaze; dynamic optimization; soft cores; warp processing;
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
Print_ISBN :
0-7695-2288-2
DOI :
10.1109/DATE.2005.38