DocumentCode :
2586507
Title :
A 87 pico-second CMOS variable delay line incorporating the parallel-resonator loads in K-band
Author :
Ko, Pei-Chun ; Wang, Chao-Wei ; Wu, Hsien-Shun ; Tzuang, Ching-Kuang C.
Author_Institution :
Grad. Inst. of Commun. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2011
fDate :
5-10 June 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper reports a variable delay line (VDL) with a tuning range of the group delay higher than 87 ps in K-band. The theoretical derivations show that the reflection load in the parallel form can make the reflection-type VDL achieve wider tuning range of the group delay than that of the reflection load in the series form. A practical prototype of the VDL is fabricated by using standard CMOS 0.13 μm 1P8M processes. The measured tuning range on the group delay confirms the predictions given by the design equations.
Keywords :
CMOS integrated circuits; MMIC; delay lines; resonators; CMOS variable delay line; K-band; VDL; parallel-resonator loads; size 0.13 mum; time 87 ps; CMOS integrated circuits; Couplers; Delay; Delay lines; Prototypes; Reflection; Tuning; CMOS; transmission line; variable delay line;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest (MTT), 2011 IEEE MTT-S International
Conference_Location :
Baltimore, MD
ISSN :
0149-645X
Print_ISBN :
978-1-61284-754-2
Electronic_ISBN :
0149-645X
Type :
conf
DOI :
10.1109/MWSYM.2011.5972883
Filename :
5972883
Link To Document :
بازگشت