Title :
Low-cost multi-gigahertz test systems using CMOS FPGAs and PECL
Author :
Keezer, D.C. ; Gray, C. ; Majid, A. ; Taher, N.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
The paper describes two projects researching the development of new low-cost techniques for testing devices with multiple high-speed (2 to 5 Gbps) signals. Each project uses commercially available components to keep costs low, yet achieves performance characteristics comparable to (and in some ways exceeding) more expensive ATE. A common CMOS FPGA-based logic core provides flexibility, adaptability, and communication with controlling computers while customized positive emitter-coupled logic (PECL) achieves multi-gigahertz data rates with about ±25 ps timing accuracy.
Keywords :
CMOS logic circuits; electronic equipment testing; emitter-coupled logic; field programmable gate arrays; logic design; test equipment; 2 to 5 Gbit/s; ATE; CMOS FPGA; customized positive ECL; customized positive emitter-coupled logic; digital logic core design; low-cost techniques; multi-gigahertz test systems; Automatic testing; Circuit testing; Clocks; Field programmable gate arrays; High speed optical techniques; Logic devices; Logic testing; Radio frequency; System testing; Universal Serial Bus;
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
Print_ISBN :
0-7695-2288-2
DOI :
10.1109/DATE.2005.203