Title :
Dual mode logic based adder for energy efficient, high performance CMOS structures
Author :
George, Christa Mariam ; Bonifus, P.L.
Author_Institution :
Dept. of ECE, Rajagiri Sch. of Eng. & Technol. Kochi, Kochi, India
Abstract :
Adders are the logic circuits designed to perform these arithmetic operations at a high speed. In digital adders, the speed of addition is limited by the time required to propagate a carry through the adder. An approach that locates the design´s critical paths and operates these paths in the boosted performance mode is proposed. The noncritical paths are operated in the low energy DML mode, which does not affect the performance of the design, but allows significant energy consumption reduction. The proposed approach is analyzed on a 32 bit carry select adder. Simulations, carried out in a standard 180nm process technology with VDD =1.8V.
Keywords :
CMOS logic circuits; adders; energy conservation; energy consumption; DML mode; addition speed; arithmetic operation; carry select adder; complementary metal oxide semiconductor; digital adder; dual mode logic; energy consumption reduction; energy efficiency; high performance CMOS structure; logic circuit; size 180 nm; voltage 1.8 V; word length 32 bit; Adders; CMOS integrated circuits; Delays; Logic gates; Standards; Topology; Transistors; DML(Dual Mode Logic); evaluation; precharge;
Conference_Titel :
Computational Systems and Communications (ICCSC), 2014 First International Conference on
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4799-6012-5
DOI :
10.1109/COMPSC.2014.7032642