DocumentCode :
2587169
Title :
Simulation methodology for analysis of substrate noise impact on analog/RF circuits including interconnect resistance
Author :
Soens, C. ; Van der Plas, G. ; Wambacq, P. ; Donnay, S.
Author_Institution :
IMEC, Brussels, Belgium
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
270
Abstract :
The paper reports a novel simulation methodology for the analysis and prediction of substrate noise impact on analog/RF circuits taking into account the role of the parasitic resistance of the on-chip interconnect in the impact mechanism. This methodology allows investigation of the role of the separate devices (also parasitic devices) in the analog/RF circuit in the overall impact. In this way, it is revealed which devices have to be taken care of (shielding, topology change) to protect the circuit against substrate noise. The developed methodology is used to analyze the impact of substrate noise on a 3 GHz LC-tank voltage controlled oscillator (VCO) designed in a high-ohmic 0.18 μm 1 PM6 CMOS technology. For this VCO (in the investigated frequency range from DC to 15 MHz) impact is mainly caused by resistive coupling of noise from the substrate to the non-ideal on-chip ground interconnect, resulting in analog ground bounce and frequency modulation. Hence, the presented test-case reveals the important role of the on-chip interconnect in the phenomenon of substrate noise impact.
Keywords :
CMOS analogue integrated circuits; circuit simulation; electric resistance; electromagnetic interference; integrated circuit interconnections; integrated circuit noise; mixed analogue-digital integrated circuits; radiofrequency integrated circuits; voltage-controlled oscillators; 0 to 15 MHz; 0.18 micron; 3 GHz; analog ground bounce; analog/RF circuits; digital switching noise; frequency modulation; high-ohmic CMOS technology; on-chip interconnect resistance; parasitic resistance; resistive coupling; shielding; simulation methodology; substrate noise impact; topology change; voltage controlled oscillator; Analytical models; CMOS technology; Circuit noise; Circuit simulation; Circuit topology; Integrated circuit interconnections; Predictive models; Protection; Radio frequency; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.268
Filename :
1395569
Link To Document :
بازگشت