DocumentCode :
2587797
Title :
Islands of synchronicity, a design methodology for SoC design
Author :
Niranjan, A.P. ; Wiscombe, Paul
Author_Institution :
SoC Archit. & Technol., Philips Semicond., San Jose, CA, USA
Volume :
3
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
64
Abstract :
To meet the challenges of faster time to market and growing design complexity, a methodology and supporting infrastructure for advanced system-on-chip design have been developed and applied to 0.13 micron technology designs. The islands of synchronicity methodology uses locally synchronous islands to produce a timing-closure friendly design style that is widely applicable across different architectures. This approach enables a modular, hierarchical physical design strategy which significantly eases top-level timing closure problems. The resultant design flow is supported by the skeleton of Reuse, a collection of IP generators and tools that automate many of the steps in SoC implementation.
Keywords :
design for testability; synchronisation; system-on-chip; 0.13 micron; SoC design; design for testability; hierarchical physical design; islands of synchronicity; micron technology designs; skeleton of reuse; synchronous islands; system-on-chip; Assembly; CMOS technology; Clocks; Delay; Design methodology; Frequency synchronization; Skeleton; System-on-a-chip; Time to market; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269205
Filename :
1269205
Link To Document :
بازگشت