DocumentCode :
2588217
Title :
RASoC: a router soft-core for networks-on-chip
Author :
Zeferino, Cesar Albenes ; Kreutz, Márcio Eduardo ; Susin, Altamiro Amadeu
Author_Institution :
UNIVALI - CTTMar, Itajai, Brazil
Volume :
3
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
198
Abstract :
The building block of a network-on-chip (NoCs) is its router. It is responsible to switch the channels which forward the messages exchanged by the cores attached to the NoC, and the costs and performance of the NoC strongly depends on the router architecture. In this paper, we present RASoC, a router architecture intended to be used in the building of low area overhead NoCs for embedded systems. The difference among RASoC and current routers relies on its implementation as a parameterized VHDL model, which improve the reuse of RASoC in the synthesis of NoCs with different sizes, and allows the tuning of the NoC parameters in order to meet the requirements of the target application. The paper presents details of RASoC architecture, the structure of the VHDL model and some experimental results which show the scalability of the soft-core and its costs.
Keywords :
embedded systems; field programmable gate arrays; hardware description languages; network routing; network synthesis; system-on-chip; FPGA; VHDL model; embedded systems; field programmable gate arrays; hardware description language; network synthesis; networks on chip; router architecture; router soft core; system on chip; Buildings; Centralized control; Costs; Distributed control; Embedded system; Network topology; Network-on-a-chip; Routing; Scalability; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269230
Filename :
1269230
Link To Document :
بازگشت