DocumentCode :
2588830
Title :
Improving design and verification productivity with VHDL-200x
Author :
Bailey, Stephen ; Marschner, Erich ; Bhasker, J. ; Lewis, Jim ; Ashenden, Peter
Author_Institution :
Model Technol., Mentor Graphics Corp., Beaverton, OR, USA
Volume :
3
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
332
Abstract :
VHDL is a critical language for RTL design and is a major component of the $200+ million RTL simulation market. Many users prefer to use VHDL for RTL design as the language continues to provide desired characteristics in design safety, flexibility and maintainability. While VHDL has provided significant value for digital designers since 1987, it has had only one significant language revision in 1993. It has taken many years for design state-of-practice to catch-up to and, in some cases, surpass the capabilities that have been available in VHDL for over 15 years. Last year, the VHDL analysis and standardization group (VASG), which is responsible for the VHDL standard, received clear indication from the VHDL community that it was now time to look at enhancing VHDL. In response to the user community, VASG initiated the VHDL-200x project. VHDL-200x will result in at least two revisions of the VHDL standard. The first revision is planned to be completed next year (2004) and will include a C language interface (VHPI); a collection of high user value enhancements to improve designer productivity and modeling capability and potential inclusion of assertion-based verification and testbench modeling enhancements. A second revision is planned to follow about2 years later. This paper focuses on the 1st revision enhancements.
Keywords :
C language; data structures; formal verification; hardware description languages; C language interface; RTL design; RTL simulation market; VHDL analysis and standardization group; VHDL-200x; assertion based verification; register transfer level; testbench modeling enhancements; verification productivity; verilog hardware description language; Design automation; Economic forecasting; Electronic design automation and methodology; Graphics; Predictive models; Productivity; Safety; Sensor arrays; Standardization; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269266
Filename :
1269266
Link To Document :
بازگشت