DocumentCode :
258960
Title :
A floorplan-aware high-level synthesis algorithm for multiplexer reduction targeting FPGA designs
Author :
Fujiwara, Koichi ; Abe, Shinya ; Kawamura, Kazushi ; Yanagisawa, Masao ; Togawa, Nozomu
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
244
Lastpage :
247
Abstract :
Recently, high-level synthesis (HLS) techniques for FPGA designs are required in various applications such as computerized stock tradings and reconfigurable network processings. In HLS for FPGA designs, we need to consider module floorplan and reduce multiplexer´s cost concurrently. In this paper, we propose a floorplan-aware HLS algorithm for multiplexer reduction targeting FPGA designs. By utilizing distirbuted-register architectures called HDR, we can easily consider module floorplan in HLS. In order to reduce multiplexer´s cost, we propose two novel binding methods called datapath-oriented scheduling/FU binding and datapath-oriented register binding. Experimental results demonstrate that our algorithm can realize FPGA designs which reduces the number of slices by up to 47% and circuit delay by up to 16% compared with the conventional approach.
Keywords :
circuit layout; digital simulation; field programmable gate arrays; logic design; multiplexing equipment; FPGA designs; FU binding; HLS techniques; binding methods; computerized stock tradings; datapath-oriented register binding; datapath-oriented scheduling; distirbuted-register architectures; floorplan-aware high-level synthesis algorithm; multiplexer reduction targeting; reconfigurable network processings; Algorithm design and analysis; Data transfer; Delays; Field programmable gate arrays; Integrated circuit interconnections; Registers; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032765
Filename :
7032765
Link To Document :
بازگشت