DocumentCode :
2589640
Title :
Cycle accurate binary translation for simulation acceleration in rapid prototyping of SoCs
Author :
Schnerr, Jürgen ; Bringmann, Oliver ; Rosenstiel, Wolfgang
Author_Institution :
FZI Forschungszentrum Informatik, Karlsruhe, Germany
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
792
Abstract :
The application of a cycle accurate binary translator for rapid prototyping of SoCs is presented. This translator generates code to run on a rapid prototyping system consisting of a VLIW processor and FPGAs. The generated code is annotated with information that triggers cycle generation for the hardware in parallel with the execution of the translated program. The VLIW processor executes the translated program whereas the FPGAs contain the hardware for the parallel cycle generation and the bits interface that adapts the bits of the VLIW processor to the SoC bits of the emulated processor core.
Keywords :
field programmable gate arrays; multiprocessing systems; program compilers; program interpreters; software prototyping; system-on-chip; FPGA; SoC; VLIW processor; code generation; cycle accurate binary translator; parallel cycle generation; processor core; program execution; rapid prototyping; simulation acceleration; Acceleration; Emulation; Field programmable gate arrays; Hardware design languages; Instruments; Prototypes; VLIW; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.106
Filename :
1395675
Link To Document :
بازگشت