Title :
Design and performance of a highly pipelined bus for shared memory multiprocessor
Author :
Yeol Choi, Chang ; Rim, Kee-Wook ; Park, Byung Kwan ; Shin, Heonshik
Author_Institution :
Electron. & Telecommun. Res. Inst., Taejon, South Korea
Abstract :
In a bus based shared memory multiprocessor system in which processors and memory modules are interconnected through system bus, time delay due to bus interference and memory contention degrades system performance. In order to reduce such delay, an optimal bus protocol and its hardware are necessary. In this study, a highly pipelined bus which splits a bus transaction into a request stage and a response stage is presented and analyzed. For the study, a software simulator was developed. Simulation results show that the proposed bus significantly (up to 27%) decreases the bus utilization as compared with a standard bus. The utilizations of resources and the degree of memory contention under different parameters also are shown
Keywords :
performance evaluation; pipeline processing; protocols; shared memory systems; system buses; bus based; bus interference; memory contention; pipelined bus; shared memory multiprocessor; system bus; system performance; Analytical models; Degradation; Delay effects; Hardware; Interference; Multiprocessing systems; Protocols; System buses; System performance; Throughput;
Conference_Titel :
EUROMICRO 94. System Architecture and Integration. Proceedings of the 20th EUROMICRO Conference.
Conference_Location :
Liverpool
Print_ISBN :
0-8186-6430-4
DOI :
10.1109/EURMIC.1994.390371