Title :
A 35 GHz dual-loop PLL with low phase noise and fast lock for millimeter wave applications
Author :
Gai, X. ; Chartier, Sebastien ; Trasser, A. ; Schumacher, Hermann
Author_Institution :
University of Ulm, Germany
Abstract :
Summary form only given, as follows. A fully integrated dual-loop PLL for mm-wave applications is presented. The design includes a phase locked hold loop and a frequency acquisition loop; by using two types of phase detectors for each loop, a low phase noise, a fast lock time, and a wide locking range can be achieved simultaneously. The chip was designed in a 250 nm SiGe BiCMOS technology. The locking range is from 33.8 to 37.6 GHz. The output phase noise is around −106 dBc/Hz at 1MHz offset.
Conference_Titel :
Microwave Symposium Digest (MTT), 2011 IEEE MTT-S International
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-61284-754-2
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2011.5973116