DocumentCode :
259144
Title :
A novel design of a memristor-based look-up table (LUT) for FPGA
Author :
Kumar, T. Nandha ; Almurib, Haider A. F. ; Lombardi, Fabrizio
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Nottingham, Semenyih, Malaysia
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
703
Lastpage :
706
Abstract :
This paper presents a novel scheme for a memristor-based look-up table (LUT); in this scheme the states of the unselected memristors are unaffected by WRITE/READ operations. Therefore, it addresses the prevalent problems associated with nano crossbars, such as the write half-select and sneak path currents. In the proposed scheme the memristors are connected in rows and columns, while the columns are isolated. The new scheme is simulated using LTSPICE IV and extensive results are presented with respect to the WRITE and READ operations. In addition, the performance improvement of the proposed method is compared with previous LUT schemes using memristors as well as SRAM. The results show that proposed scheme is significantly better in terms of delay and Energy Delay Product (EDP) for both the WRITE and READ operations.
Keywords :
field programmable gate arrays; memristors; table lookup; EDP; FPGA; LTSPICE IV simulation; LUT; SRAM; WRITE-READ operation; energy delay product; memristor-based look-up table; nanocrossbar; sneak path current; write half-select current; Delays; Field programmable gate arrays; Memristors; Random access memory; Resistance; Table lookup; Transistors; FPGA; LUT; Memristor; non-volatile memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032878
Filename :
7032878
Link To Document :
بازگشت