Title :
Performance and area estimation based on VHDL descriptions and functional unit database
Author :
Wang, Tao ; Haggard, Roger L.
Author_Institution :
Dept. of Electr. Eng., Tennessee Technol. Univ., Cookeville, TN, USA
Abstract :
A new performance and area estimation approach is developed and presented in this paper. The method adopts a bottom-up strategy, where smaller constructs in a behavioral description are analyzed first, and larger constructs will be analyzed based on the results of smaller ones. The algorithms are developed to be applied directly, on VHDL behavioral descriptions. A functional unit database is built to supply the performance and area information on the components at the register-transfer level. This approach makes system level partitioning more practical by providing efficient and useful estimation
Keywords :
circuit CAD; field programmable gate arrays; hardware description languages; VHDL behavioral descriptions; VHDL descriptions; area estimation; functional unit database; performance estimation; register-transfer level; system level partitioning; Algorithm design and analysis; Databases; Electronic design automation and methodology; Electronics industry; Hardware; Logic; Partitioning algorithms;
Conference_Titel :
System Theory, 1995., Proceedings of the Twenty-Seventh Southeastern Symposium on
Conference_Location :
Starkville, MS
Print_ISBN :
0-8186-6985-3
DOI :
10.1109/SSST.1995.390553