Title :
A 6.4-Gb/s Near-Ground Single-Ended Transceiver for Dual-Rank DIMM Memory Interface Systems
Author :
Bucher, Matthias ; Kollipara, Ravi T. ; Su, Bo-Rung ; Gopalakrishnan, Liji ; Prabhu, K. ; Venkatesan, P.K. ; Kaviani, K. ; Daly, Barry ; Stonecypher, B. William F. ; Dettloff, W. ; Stone, T. ; Heaton, Fred ; Yi Lu ; Madden, Chris ; Bangalore, S. ; Eble, J
Author_Institution :
Rambus Inc., Chapel Hill, NC, USA
Abstract :
This paper describes an asymmetric 6.4-Gb/s memory interface for a wide range of DIMM configurations for desktop and server applications. The link uses a fly-by quadrature forwarded clock to enable fast startup and power-mode transitions on the DRAM and per-bit timing adjustment on the controller to enable the high-speed signaling. Single-ended low-swing near-ground signaling (NGS) is introduced in order to minimize signaling power. Transmitter and receiver equalization are used on the controller, but not the DRAM, in order to save DRAM complexity and power. Architectural and circuit techniques are presented to address the complex signaling and timing environment encountered in the explored configurations. The implemented link achieves 6.4-Gb/s communication over a 3.5-in FR4 PCB trace with a dual-rank dual-in line memory module with better than 9.1-pJ/bit power efficiency for the entire chip.
Keywords :
DRAM chips; clocks; equalisers; transceivers; DRAM; FR4 PCB trace; NGS; bit rate 6.4 Gbit/s; dual-rank DIMM memory interface systems; dual-rank dual-in line memory module; fly-by quadrature forwarded clock; near-ground signaling; near-ground single-ended transceiver; power-mode transitions; receiver equalization; size 3.5 in; transmitter equalization; Clocks; Random access memory; Receivers; Regulators; Timing; Transmitters; Voltage control; AC-coupled equalizer; CMOS integrated circuits; DDR4; DDR5; DRAM PHY; DRAM chips; decision-feedback equalizer; driver circuit; dual-inline memory module (DIMM); memory controller PHY; near-ground signaling; quadrature clock forwarding; server memory; single-ended signaling; source-synchronous link; switching regulator;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2013.2280308