Title :
A GPU Algorithm for IC Floorplanning: Specification, Analysis and Optimization
Author :
Han, Yiding ; Chakraborty, Koushik ; Roy, Sanghamitra ; Kuntamukkala, Vilasita
Author_Institution :
Electr. & Comput. Eng., Utah State Univ., Logan, UT, USA
Abstract :
In this paper, we propose a novel floor planning algorithm for GPUs. Floor planning is an inherently sequential algorithm, far from the typical programs suitable for Single Instruction Multiple Thread (SIMT) style concurrency in a GPU. We propose a fundamentally different approach of exploring the floor plan solution space, where we evaluate concurrent moves on a given floor plan. We illustrate several performance optimization techniques for this algorithm in GPUs. Compared to the sequential algorithm, our techniques achieve 4-30X speedup for a range of MCNC benchmarks, while delivering comparable or better solution quality.
Keywords :
circuit optimisation; electronic design automation; integrated circuit layout; GPU algorithm; MCNC benchmarks; SIMT; integrated circuit floorplanning; optimization; sequential algorithm; single instruction multiple thread; Algorithm design and analysis; Bandwidth; Benchmark testing; Central Processing Unit; Graphics processing unit; Instruction sets; Optimization;
Conference_Titel :
VLSI Design (VLSI Design), 2011 24th International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-61284-327-8
Electronic_ISBN :
1063-9667
DOI :
10.1109/VLSID.2011.19