Title :
Multi-CoDec Configurations for Low Power and High Quality Scan Test
Author :
Jain, Arvind ; Subramanian, Sundarrajan ; Parekhji, Rubin A. ; Ravi, Srivaths
Author_Institution :
Texas Instrum. (India) Pvt. Ltd., Bangalore, India
Abstract :
Scan compression techniques are widely used to contain test application time and test data volume. Smart techniques exist to match the scan compression CoDec (compactor-decompressor) module with the DUT (design under test), to realize high levels of compression with no loss of coverage. DUT partitioning is often desirable for ease of implementing sub-chips and integrating them into an SOC (system-on-chip). This paper presents various multi-CoDec configurations for partitioned DUTs to enable efficient scan testing, which address the requirements of reduced test mode power with no compromise in test quality. Different configurations are examined, tradeoffs discussed, and the most suitable one amongst them identified. It is shown how the preferred configuration can be architected with low implementation overhead (with no new requirements for bounding when creating the individual partitions), and how the different CoDec - DUT partitions can be operated together to meet dual goals of high quality and low power, with no increase in test time. Experimental data is presented on industrial circuits to illustrate the benefits.
Keywords :
circuit testing; system-on-chip; SOC; compactor-decompressor module; design under test; high quality scan test; low power scan test; multicodec configurations; scan compression; system-on-chip; test application time; test data volume; Automatic test pattern generation; Clocks; Codecs; Flip-flops; Switches; System-on-a-chip; Scan compression; design partitioning for test; multiple scan CoDecs; test concurrency; test power;
Conference_Titel :
VLSI Design (VLSI Design), 2011 24th International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-61284-327-8
Electronic_ISBN :
1063-9667
DOI :
10.1109/VLSID.2011.15