DocumentCode :
2597147
Title :
PARTHENON: a parallel theorem prover for nonHorn clauses
Author :
Bose, Soumitra ; Clarke, Edmund M. ; Long, David E. ; Michaylov, Spiro
Author_Institution :
Sch. of Comput. Sci., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1989
fDate :
5-8 Jun 1989
Firstpage :
80
Lastpage :
89
Abstract :
A parallel resolution theorem prover, called Parthenon, that handles first-order logic is described. Parthenon is apparently the first general-purpose theorem prover to be developed for a multiprocessor. The system is based on a modification of D.H.D. Warren´s SRI model (Int. Symp. on Logic Prog., pp.92-101, 1987) for OR-parallelism and implements a variant of D.W. Loveland´s (J. ACM, vol.15, pp.236-51, 1968) model elimination procedure. It has been evaluated on various shared memory multiprocessors, including a 16-processor Encore Multimax. The authors have found that typical theorem-proving problems exhibit a great deal of potential parallelism. Parthenon has been able to exploit much of this parallelism, producing both impressive absolute run times and near-linear speed-up curves
Keywords :
formal logic; parallel processing; theorem proving; 16-processor Encore Multimax; Loveland; OR-parallelism; PARTHENON; SRI model; Warren; absolute run times; first-order logic; general-purpose theorem prover; model elimination procedure; near-linear speed-up curves; nonHorn clauses; parallel resolution theorem prover; shared memory multiprocessors; Computer science; Context modeling; Inference mechanisms; Logic programming; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Logic in Computer Science, 1989. LICS '89, Proceedings., Fourth Annual Symposium on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
0-8186-1954-6
Type :
conf
DOI :
10.1109/LICS.1989.39161
Filename :
39161
Link To Document :
بازگشت