Title :
Printed circuit board routing and package layout codesign
Author :
Chen, Shuenn-Shi ; Wang-Dauh Tseng ; Yan, Jin-Tai ; Chen, Suo-Jie
Author_Institution :
Dept. of Stat., Nat. Taipei Univ., Taiwan
Abstract :
Given a pin-grid-array (PGA) package with an area-array of I/O pins and some devices (blocks) distributed on a printed-circuit board (PCB), an algorithm is presented in this paper to find a pin assignment solution which eases the routing in the PGA package and then improves the nets routability of the PCB. In the algorithm the routing costs of the PGA package and PCB have to be calculated separately during pin assignment. A simulated annealing technique is also applied to improve the solution by exchanging the pin assignment for some chosen nets in the PGA package. Simulation results on various PCB circuits show that PCB routings produced with pin assignment under consideration can be achieved far better than the routings without pin assignment.
Keywords :
circuit CAD; circuit simulation; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; integrated circuit packaging; printed circuit layout; simulated annealing; I/O pins area-arrays; PCB nets routability; PCB routing/IC package layout codesign; PGA package routing costs; pin assignment algorithms; pin-grid-array packages; printed-circuit board distributed devices/blocks; simulated annealing techniques; Circuit simulation; Costs; Design automation; Electronics packaging; Personal digital assistants; Phase estimation; Pins; Printed circuits; Routing; Simulated annealing;
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
DOI :
10.1109/APCCAS.2002.1114927