DocumentCode
2597975
Title
Area-periphery partitioning of currents in self-aligned silicon bipolar transistors
Author
Fertsch, J. ; Weng, J. ; Miura-Mattausch, M.
Author_Institution
Siemens AG, Munich, West Germany
fYear
1989
fDate
13-14 March 1989
Firstpage
79
Lastpage
83
Abstract
A new method to give physically reasonable current partitioning for self-aligned silicon bipolar transistors is presented. This method is based on mathematical transformations and minimization of errors without iterations. The resulting partition can explain the geometry dependence of the DC and AC transistor performance. Limitations for the scaling down are discussed.
Keywords
bipolar transistors; current distribution; semiconductor device models; AC transistor performance; DC transistor performance; Si; area-periphery partitioning; current partitioning; geometry dependence; mathematical transformations; minimization of errors; modelling; scaling down; self-aligned bipolar transistors; Area measurement; Bipolar transistors; Current density; Geometry; Least squares approximation; Minimization methods; Research and development; Silicon; Space technology; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronic Test Structures, 1989. ICMTS 1989. Proceedings of the 1989 International Conference on
Print_ISBN
0-87942-714-0
Type
conf
DOI
10.1109/ICMTS.1989.39286
Filename
39286
Link To Document