DocumentCode :
2598831
Title :
Linear CMOS power amplifiers employing a novel layout configuration for improved stability and long-term reliability
Author :
Abe, Kazuhide ; Sasaki, Tadahiro ; Iida, Atsuko ; Itaya, Kazuhiko ; Horie, Koji ; Nagata, Minoru ; Terada, Tadashi
Author_Institution :
Electron Devices Lab., Toshiba Corp., Kawasaki, Japan
fYear :
2011
fDate :
17-19 Jan. 2011
Firstpage :
53
Lastpage :
56
Abstract :
This paper presents a design and characterization of linear CMOS power amplifiers employing a new layout configuration of transistors, assuming that both unstable operation known as memory effects and degradation of power transistors are caused by hot carrier effects through thermal energy accumulation and magnified impact ionization at the pinch-off channels by acoustic phonon. The new layout concept of the power transistors has been applied in a single-chip power amplifier circuit in class AB operation using 0.13 μm standard CMOS process. High-power durability tests have revealed that the transistors of the new type are free from significant degradation even in long-term continuous operations.
Keywords :
CMOS analogue integrated circuits; hot carriers; integrated circuit layout; integrated circuit reliability; power amplifiers; power transistors; acoustic phonon; hot carrier; layout configuration; linear CMOS power amplifiers; memory effects; power transistors; reliability; size 0.13 mum; stability; thermal energy accumulation; CMOS integrated circuits; Fingers; Layout; Logic gates; Power amplifiers; Power transistors; Transistors; Acoustic scattering; CMOSFET power amplifiers; Heat treatment; Impact ionization; Semiconductor device reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Monolithic Integrated Circuits in RF Systems (SiRF), 2011 IEEE 11th Topical Meeting on
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4244-8060-9
Type :
conf
DOI :
10.1109/SIRF.2011.5719308
Filename :
5719308
Link To Document :
بازگشت