Title :
Derivation of a DRAM memory interface by sequential decomposition
Author :
Rath, Kamlesh ; Bose, Bhaskar ; Johnson, Steven D.
Author_Institution :
Dept. of Comput. Sci., Indiana Univ., Bloomington, IN, USA
Abstract :
Design and synthesis of DRAM-based memory systems has been a difficult task in high-level system synthesis because of the relatively complex protocols involved. In this paper, we illustrate a method for top-down design of a DRAM memory interface using a transformational approach. Sequential decomposition of the DRAM memory interface entails extraction of a DRAM memory object from a system description that incorporates the read/write protocol and accounts for refresh cycles. We apply sequential decomposition to a non-trivial example, a formally-derived realization of the Nqthm FM9001 microprocessor specification, called DDD-FM9001
Keywords :
DRAM chips; access protocols; formal specification; high level synthesis; microprocessor chips; system buses; DDD-FM9001; DRAM memory interface; Nqthm FM9001 microprocessor specification; formally-derived realization; high-level system synthesis; read/write protocol; refresh cycles; sequential decomposition; system description; top-down design; transformational approach; Circuit synthesis; Computer science; Control system synthesis; Microprocessors; NASA; Programmable logic arrays; Protocols; Random access memory; Read-write memory; Timing;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
DOI :
10.1109/ICCD.1993.393338