DocumentCode :
2599169
Title :
Pica: An ultra-light processor for high-throughput applications
Author :
Wills, D. Scott ; Lacy, W.S. ; Cat, Huy ; Hopper, Michael A. ; Razdan, Ashutosh ; Chai, Sek M.
Author_Institution :
Sch. of Electr. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
1993
fDate :
3-6 Oct 1993
Firstpage :
410
Lastpage :
414
Abstract :
Introduces Pica, a fine-grain, message-passing architecture designed to efficiently support high-throughput parallel applications. The architecture minimizes overhead for basic parallel operations. An operand-addressed context cache and round-robin task manager allow single-cycle task swaps. Fixed-sized activation contexts simplify storage management. Word-tag synchronization bits provide low-cost synchronization. The focus on high-throughput applications allows a small local memory (1024 36-bit words). A complete node (including memory) can be implemented using a fraction of a chip. A multi-node chip prototype (four nodes/chip) is being designed. In order to meet chip I/O requirements, a high-bandwidth 3D optical network is also being designed. Using recent developments in epitaxial liftoff of optoelectronic devices and through-chip transmission, a network is presented that provides 3.2 Gbit/s off-chip bandwidth
Keywords :
cache storage; message passing; microprocessor chips; optical computing; parallel architectures; storage management; 3.2 Gbit/s; 36 bit; Pica; chip I/O requirements; epitaxial liftoff; fine-grain, message-passing architecture; fixed size activation contexts; high-bandwidth 3D optical network; high-throughput parallel applications; local memory; multi-node chip prototype; node implementation; operand-addressed context cache; optoelectronic devices; overhead minimization; round-robin task manager; single-cycle task swaps; storage management; through-chip transmission; ultra-light processor; word tag synchronization bits; Application software; Bandwidth; Computer architecture; Optical arrays; Optical design; Optical fiber networks; Parallel processing; Silicon; Systolic arrays; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
Type :
conf
DOI :
10.1109/ICCD.1993.393342
Filename :
393342
Link To Document :
بازگشت