DocumentCode :
2599616
Title :
Design methodology for GMICRO/500 TRON microprocessor
Author :
Narita, Susumu ; Arakawa, Fumio ; Uchiyama, Kunio ; Kawasaki, Ikuya
fYear :
1993
fDate :
3-6 Oct 1993
Firstpage :
253
Lastpage :
257
Abstract :
Describes the design methodology used for the architecture of the GMICRO/500 TRON CISC superscalar microprocessor. Its minimum performance goal is 50 MHz, 100 VAX-MIPS at 5 V. This severe goal and the CISC superscalar architecture make the design time long and require a lot of manpower and computer resources. The C language and Unix environment are used to reduce the cost of the logic simulation. Synopsis and GDT are used to accelerate the logic design and the cell/macro design. A supercomputer is used to shorten the gate-level simulation time. The total design manpower is under 603 man-months
Keywords :
CMOS technology; Computational modeling; Computer architecture; Costs; Design methodology; Gas discharge devices; Logic design; Microprocessors; Supercomputers; Trademarks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
Type :
conf
DOI :
10.1109/ICCD.1993.393371
Filename :
393371
Link To Document :
بازگشت