• DocumentCode
    26005
  • Title

    Unified Architecture for Double/Two-Parallel Single Precision Floating Point Adder

  • Author

    Jaiswal, Manish K. ; Cheung, Ray C. C. ; Balakrishnan, Mahesh ; Paul, Kolin

  • Author_Institution
    Dept. of Electron. Eng., City Univ. of Hong Kong, Kowloon, China
  • Volume
    61
  • Issue
    7
  • fYear
    2014
  • fDate
    Jul-14
  • Firstpage
    521
  • Lastpage
    525
  • Abstract
    Floating point (F.P.) addition is a core operation for a wide range of applications. This brief presents an area-efficient, dynamically configurable, multiprecision architecture for F.P. addition. We propose an architecture of a double precision (DP) adder, which also supports a dual (two parallel) single precision (SP) computational feature. Key components involved in the F.P. adder architecture, such as comparator, swap, dynamic shifters, leading one-detector (LOD), mantissa adders/subtractors, and rounding circuit, have been redesigned to efficiently enable resource sharing for both precision operands with minimal multiplexing circuitry. The proposed design supports both normal and sub-normal numbers. The proposed architecture has been synthesized for OSUcells Cell 0.18 μm technology ASIC implementation. Compared to a standalone DP adder with two SP adders, the proposed unified architecture can reduce the hardware resources by ≈ 35%, with a minor delay overhead. Compared to previous works, the proposed dual mode architecture has 40% smaller area × delay, and has better area and delay overhead over only DP adder.
  • Keywords
    adders; application specific integrated circuits; floating point arithmetic; ASIC OSUcells cell technology; DP adder; FP addition; LOD; SP computational feature; area-efficient architecture; comparator; double-two-parallel single precision floating point adder; dynamic shifters; dynamically configurable architecture; leading one-detector; mantissa adders-subtractors; minimal multiplexing circuitry; minor delay overhead; multiprecision architecture; normal numbers; precision operands; resource sharing; rounding circuit; single precision computational feature; size 0.18 mum; sub-normal numbers; swap; unified architecture; Adders; Computer architecture; Data mining; Delays; Hardware; Multiplexing; ASIC; digital arithmetic; floating point (F.P.) addition; multiprecision arithmetic;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Express Briefs, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-7747
  • Type

    jour

  • DOI
    10.1109/TCSII.2014.2327314
  • Filename
    6823121