DocumentCode :
2601040
Title :
Energy analysis of bipartition architecture for pipelined circuits
Author :
Ruan, Shanq-Jang ; Naroska, Edwin ; Chang, Yen-Ren ; Ho, Chia-Lin ; Lai, Feipei
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
7
Abstract :
Energy consumption has recently emerged as one of the most critical design constraints. It directly relates to the operating time of a portable device. Most researches on pipelined circuits address the optimization of logic blocks to achieve low power. Among the power reduction techniques, the bipartition approach is comparatively effective as it partitions a given circuit into two subcircuits such that only a selected subcircuit is activated at a time, hence reducing unnecessary signal transitions. However operation time of a system is correlated to energy dissipation rather than power dissipation. In this paper, we propose a bipartition algorithm which aims to reduce switching probabilities such that the energy dissipation of combinational blocks as well as pipelined registers are reduced. Transistor-level simulation results show that our proposed algorithm reduces not only the power dissipation but also delay for most of the benchmark circuits.
Keywords :
combinational circuits; integrated circuit layout; logic CAD; logic partitioning; logic simulation; pipeline processing; shift registers; benchmark circuits; bipartition algorithm; bipartition architecture; combinational block; delay; design constraints; energy analysis; energy consumption; energy dissipation; logic block optimization; low power circuits; pipelined circuits; pipelined registers; portable device operating time; power dissipation; power reduction techniques; selected subcircuit activation; subcircuits; switching probabilities; transistor-level simulation; unnecessary signal transitions; Circuit synthesis; Computer architecture; Design engineering; Energy consumption; Energy dissipation; Logic devices; Partitioning algorithms; Power dissipation; Power engineering and energy; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1115096
Filename :
1115096
Link To Document :
بازگشت