DocumentCode :
2602252
Title :
A cellular-automaton-type image extraction algorithm and its implementation using an FPGA
Author :
Nakano, T. ; Morie, T. ; Nagata, M. ; Iwata, A.
Author_Institution :
Graduate Sch. of Adv. Sci. of Matter, Hiroshima Univ., Japan
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
197
Abstract :
This paper proposes a new region extraction algorithm based on cellular automaton operation, which utilizes only the region boundary information of the image. A simple pixel circuit for pixel-parallel operation is also proposed. Logic simulation results obtained using Verilog-HDL indicate that the proposed algorithm is about 100 times faster than the serial labeling processing for 100×100-pixel images. An experimental result for a 30×30-pixel image using an FPGA chip demonstrates that all regions are successfully extracted one-by-one within 6 μs with a clock frequency of 25 MHz.
Keywords :
cellular automata; circuit simulation; field programmable gate arrays; hardware description languages; image processing equipment; image segmentation; integrated circuit design; logic CAD; logic simulation; 100 pixel; 10000 pixel; 25 MHz; 30 pixel; 6 mus; 900 pixel; FPGA chip; FPGA implementation; Verilog-HDL; cellular automaton operation; cellular-automaton-type image extraction algorithm; clock frequency; image region boundary information; logic simulation; pixel circuit; pixel-parallel operation; region extraction algorithm; serial labeling processing; Automata; Data mining; Digital circuits; Field programmable gate arrays; Image recognition; Image segmentation; Logic; Pixel; Systems engineering and theory; Target recognition;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1115152
Filename :
1115152
Link To Document :
بازگشت