Title :
Rail-to-rail input stages: A voltage-mode design technique and a figure-of-merit
Author :
Balasubramanian, S. ; Ismail, M.
Author_Institution :
Analog VLSI Lab., Ohio State Univ., Columbus, OH, USA
Abstract :
The proliferation of battery - operated devices has called for lower supply voltages. Shorter channel lengths and the need for lower supply voltages have made analog design more challenging than ever before. Newer design requirements have also called for a fair comparison metric. This paper evaluates existing CMOS rail-to-rail input stages and introduces a new voltage-mode design technique for CMOS rail-to-rail input stages. Moreover, it establishes a figure-of-merit to assess the overall performance of CMOS rail-to-rail input stages, particularly in low voltage applications. This figure-of-merit, accounts for transconductance variations, input common mode range achieved and power consumption.
Keywords :
CMOS integrated circuits; low-power electronics; CMOS rail-to-rail input stages; battery-operated devices; channel lengths; figure-of-merit; lower supply voltages; voltage-mode design; CMOS integrated circuits; MOS devices; Operational amplifiers; Power demand; Rail to rail amplifiers; Transconductance; Transistors;
Conference_Titel :
NEWCAS Conference (NEWCAS), 2010 8th IEEE International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-6806-5
Electronic_ISBN :
978-1-4244-6804-1
DOI :
10.1109/NEWCAS.2010.5603939