DocumentCode :
2603339
Title :
Modeling of ISI in high speed serial I/Os terminated with discontinuities
Author :
Dey, Aritra ; Song, Hong Jiang
Author_Institution :
Arizona State Univ., Tempe, AZ, USA
fYear :
2011
fDate :
23-26 Oct. 2011
Firstpage :
195
Lastpage :
198
Abstract :
Timing jitter remains one of the most important design issues for successful operation of high speed serial links. This abstract introduces methods to model and estimate data dependent jitter (DDJ), in presence of capacitive and inductive discontinuities that result due to vias and right angular bends. The model shows that these discontinuities can have significant impact on DDJ, especially at high data rates. The proposed model is extensively verified with SPICE and show very good results.
Keywords :
SPICE; electronic engineering computing; input-output programs; intersymbol interference; jitter; DDJ; ISI; SPICE; angular bends; capacitive discontinuities; data dependent jitter estimation; high data rates; high speed serial I/O; high speed serial links; inductive discontinuities; Analytical models; Bit rate; Jitter; Mathematical model; Power transmission lines; Reflection; SPICE; BER; CMOS; CRC; DDJ; Gbps; LTI; PLL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2011 IEEE 20th Conference on
Conference_Location :
San Jose, CA
ISSN :
pending
Print_ISBN :
978-1-4244-9398-2
Electronic_ISBN :
pending
Type :
conf
DOI :
10.1109/EPEPS.2011.6100225
Filename :
6100225
Link To Document :
بازگشت