DocumentCode :
2603748
Title :
Low latency transpose memory for high throughput signal processing
Author :
El-Hadedy, Mohamed ; Purohit, Sohan ; Margala, Martin ; Knapskog, Svein J.
Author_Institution :
Norwegian Univ. of Sci. & Technol., Trondheim, Norway
fYear :
2010
fDate :
20-23 June 2010
Firstpage :
373
Lastpage :
376
Abstract :
This paper presents the design and analysis of a power and area efficient, low latency transpose memory structure for use in adaptive signal processing systems. The proposed architecture achieves significant improvements in system throughput over competing designs. We demonstrate the throughput performance of the proposed memory on FPGA as well as ASIC implementations. The memory was employed in a watermarking architecture previously proposed. The new memory design allows for 2X speed up in performance for the watermarking algorithm and up to 10X speedup for 2D DCT and IDCT algorithms compared to previously published work, while consuming significantly lower power and area.
Keywords :
field programmable gate arrays; memory architecture; signal processing; ASIC implementation; FPGA; adaptive signal processing system; high throughput signal processing; low latency transpose memory structure; system throughput performance; watermarking algorithm; watermarking architecture; Application specific integrated circuits; Computer architecture; Discrete cosine transforms; Field programmable gate arrays; Signal processing; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NEWCAS Conference (NEWCAS), 2010 8th IEEE International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-6806-5
Electronic_ISBN :
978-1-4244-6804-1
Type :
conf
DOI :
10.1109/NEWCAS.2010.5604006
Filename :
5604006
Link To Document :
بازگشت