Title :
Dual-edge triggered pulsed energy recovery flip-flops
Author :
Esmaeili, S.E. ; Al-Khalili, A.J. ; Cowan, G.E.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, QC, Canada
Abstract :
Resonant clocking is an emerging effective method for reducing power consumption in the clock distribution network. In this technique a resonant (sinusoidal) clock replaces the traditional square wave clock signal. In this paper we combine the emerging resonant clocking technique with the well known dual-edge triggering scheme to enable further power reduction in the clock tree. We propose dual-edge triggering in three pulsed flip-flops that operate with a sinusoidal clock signal; namely: the Static Differential Energy Recovery (SDER) flip-flop, the Differential Conditional Capturing Energy Recovery (DCCER) flip-flop, and the Single-ended Conditional Capturing Energy Recovery (SCCER) flip-flop. The proposed dual-edge flip-flops were tested using STMicroelectronics 90nm process technology. Simulation results show the correct operation of the dual-edge triggered flip-flop at a frequency of 250MHz with throughput of 500 MHz.
Keywords :
clock distribution networks; flip-flops; DCCER flip-flop; SCCER flip-flop; SDER flip-flop; STMicroelectronics process technology; clock distribution network; clock tree; differential conditional capturing energy recovery; dual-edge flip-flops; dual-edge triggered pulsed energy recovery flip-flops; dual-edge triggering scheme; power consumption; power reduction; pulsed flip-flops; resonant clocking technique; resonant sinusoidal clock; single-ended conditional capturing energy recovery; sinusoidal clock signal; square wave clock signal; static differential energy recovery; Clocks; Delay; Flip-flops; Inverters; MOSFETs; Power demand;
Conference_Titel :
NEWCAS Conference (NEWCAS), 2010 8th IEEE International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-6806-5
Electronic_ISBN :
978-1-4244-6804-1
DOI :
10.1109/NEWCAS.2010.5604017